# Design and Implementation of Oven Operation from FSM to system on chip using block-level netlist with io pad cells and corner cells

Kazi Mustafizur Rahman\*, Muhammad Idrak, MD. Mushfiqur Rahman, Sadia Islam, Sakib Al Mahmood Dept of Electrical and Electronic Engineering, Ahsanullah University of Science and Technology

Abstract— This investigation paves the way to an oven-functional design using a VLSI design. This paper is prepared using the background information on Verilog HDL and placement and routing. We have designed and implemented a highly efficient System-on-Chip (SoC) using Block-Level Netlist, Pad Cells, Corner Cells, and gpdk45 to achieve optimal performance, power efficiency, and robustness under various operating conditions. Views and studies were analyzed from different research to design an oven operation. The software and modern tools used in the whole process are Modelsim, Genus Synthesis Solution, and Innovus Implementation System.

### METHODOLOGY

The step-by-step procedure is carefully explained in a numbered sequence below,

1. Design of the RTL

HDL: Verilog, Tool: EDA Playground.

2. Testbench

HVL: System Verilog, Tool: EDA Playground

### 3. Synthesis using Genus

Synthesis using Genus is performed according to the SDC constraints shown in Table I.

TABLE I. SDC CONSTRAINTS

| Parameters                    | Values |
|-------------------------------|--------|
| Initial Clock frequency (MHz) | 205    |
| Maximum transition (ns)       | 0.9    |
| Driving cell                  | BUFX8  |
| Input delay (ns)              | 1.86   |
| Output delay (ns)             | 2.38   |
| Max Fanout                    | 8      |

# 4. Gates and power information

After synthesis, the total number of gates is 1323. The total internal power is 6.17, the total switching power is 0.07, the total leakage power is 0.38 and the total power is 6.629.

### 5. Layout of the IC

From the post-synthesized netlist and SDC files, we have designed the IC layout with proper design constraints, pad cells, and comer cells using Innovus.

## 6. Removement of violation before CTS

Generated STA reports before CTS and cleared all violations.

# 7. Removement of violation after routing

Generate STA reports alter routing and clear all violations.

### 8. Physical verifications

Performed DRC, Geometry Connectivity, ARC and cleared the violations

All the experimental variables are identified and named below,

create\_clock -name clk -period 4.87 [get\_ports clk]

set\_clock\_uncertainty -setup 0.5

set\_clock\_uncertainty -hold 0.5 [get\_clocks clk]

set\_max\_transition 0.9 [get\_ports clk]

set\_clock\_transition -min -fall 0.5 [get\_clocks clk]

set\_clock\_transition -min -rise 0.5 [get\_clocks clk]

set\_clock\_transition -max -fall 0.5 [get\_clocks clk] S

set\_clock\_transition -max -rise 0.5 [get\_clocks clk]

### DRIVING CELL BUFX8

Set\_max\_fanout number 8

set\_load 0.5 [all\_outputs]

set input delay -max 1.86 [all inputs]

set\_output\_delay -max 0.5 [all\_outputs]

remove\_assign -buffer\_or\_inverter BUFX16 -

design [current\_design]

A brief description of the approaches to meet Independent variable constraints are discussed below,

Firstly, GaInP and Laser are described broadly. Then in methodology, we set the parameters and described how those are related in this paper. The equations are developed and described for analysis and simulation. Finally, we have discussed the benefits, shortcomings, results, and conclusion are provided.

### RESULT ANALYSIS

The final density, total placed cells, remaining violations, and other important parameters are presented as shown in Table II.

TABLE II. OBTAINED PARAMETERS.

| Parameters           | Values        |
|----------------------|---------------|
| Final density        | ????          |
| Total placed cells   | 172           |
| Remaining violations | 0             |
| Warnings             | 0             |
| Total Cap            | 2.82889e-12 F |
| Total instances      | 181           |

| Total fillers and decap | 0    |
|-------------------------|------|
| Area                    | 1323 |

#### CONCLUSION

In Innovus the VDD and the VSS don't get connected, as blockage occurs, which is a drawback. So, the wire is not correctly in its required position which causes the dangling problem.

The code was modified in PAD cells, then we performed synthesis, then we performed floor planning, power planning, pin assignment, shown placed cells, remaining violations, and other important parameters were extracted. The overall processes were well and the connections and other parameters were as we expected.

### PICTORIAL REPRESENTATION



Fig. 1. Operation Diagram



Fig. 2. Testbench



Fig. 3. Synthesis tcl



Fig. 4. Synthesis tcl

Fig. 5. Gate Count



Fig. 6. Power calculation



Fig. 7. Power calculation



Fig. 8. Route hold opt



Fig. 9. Route hold



Fig. 10. Route setup hold



Fig. 11. Route setup



Fig. 12. STA CTS optimized



Fig. 13. STA CTS optimized



Fig. 14. STA pre CTS



Fig. 15. DRC



Fig. 16. Verify connectivity



Fig. 17. Verify process antenna



Fig. 18. Verify pg short



Fig. 19. Verify power via



Fig. 20. Verify power stacked



Fig. 21. Final Designed IC